====== Course Outline ====== ===== Staff ===== [[Contact | Instructor: Sebastian Magierowski]] [[Contact | Teaching Assistants: Syed Zahidul Islam, Giancarlo Ayala-Charca]] ===== Overview ===== In this course we will cover a series of topics in Digital Logic Design including digital circuit families, Boolean Algebra, minimization, combinational circuits, sequential circuits, registers, counters and memory and register transfer level design. The course and the labs will use Verilog to describe and design circuits. ===== Mark Breakdown ===== Labs: 15% [[Important Dates | Assignments]]: 10% [[Important Dates | Midterm]]: 25% Final: 50% ===== Textbook Readings ===== From the [[Textbook | Brown/Vranesic 3/e Text]] * Ch. 1 * Ch. 2 * Ch. 3 * Ch. 4 * Ch. 5 * Ch. 6 * App. B ===== Lectures ===== [[lectures: | Lecture Notes (please log in)]]