### Interconnection Networks EECS4201 Fall 2016 York University ### Introduction - In multiprocessors connecting different processors together - On chip connecting CPU to memory banks and I/O - On chip connecting cores to caches in the CPU - Effect on Scalability, power, performance, and eventually cost. - Topology, routing and flow control (buffering) ## Fat Trees • Point-to-point, multicasting reduction, randomized routing ### Hierarchical Networks - Network of networks - Connected cube cycles (CCC), MLH, ...... - More scalable - More complex - More than one level of routing - Usefule if communication is localized ( 14 ### Routing - Deterministic: Each path is set beforehand, no changes are made to the path - Simple - Can not avoid congestion - Dimension order routing - Adaptive: Changes are made to the route based on faults and congestion - More complicated router - Can avoid congestion - Deadlock and how to avoid it. - · Circuit vs. packet switching ## Message/Packet/Flit Messages are exchanged between nodes Messages are divided into packets Packets may use different paths and are assembled at destination (need overhead for reassembly). 2 packets from the same message may take different paths from A → B A packet is divided into flits, all filts in a packet takes the same route (no header per flit) | Switch Architecture | | |---------------------------------------------------------------|--| | SWITCH THE CINECOCKIT C | | | | | | | | | | | | | | | | | | [19] | | | | | | | | | | | | | | | | | | | | | Flow Control | | | Packet switching vs circuit switching | | | Need to buffer or not | | | How to reserve buffers | | | <ul> <li>Cut-through vs. store-and –forward (first</li> </ul> | | | receive THHHHD then start forwarding) | | | | | | (20) | | | [20] | | | | | | | | | | | # Physical vs. Virtual Channel Physical Channel Virtual channel (same physical channel)