Table of Contents

Course Outline

CSE 3201 Fall 2012 Department of Computer Science and Engineering York University, Toronto, Ontario

Fall/Winter 2012-2013 Schedule

Contact

Instructor: R. Allison; TA: Andrew Speers, Jianhui Chen, Navid Mohaghegh

Overview

In this course we will cover a series of topics in Digital Logic Design including digital circuit families, Boolean Algebra, minimization, combinational circuits, sequential circuits, registers, counters and memory and register transfer level design. The course and the labs will use Verilog to describe and design circuits.

Prerequisites

Prerequisites: A cumulative grade point average of 4.5 or better over all completed major computer science courses; SC/CSE 2021 4.00; SC/PHYS 3150 3.00 is strongly recommended.

Students should have a good understanding of electronics and computer organization.

Topics (tentative)

Assigned readings

Chapter 2 all

Chapter 4.1-4.7, 4.11-4.12

Chapter 5.1-5.5

Chapter 6 all

Chapter 3.1-3.9

Chapter 7 all

Chapter 8.1-8.8 (8.9, 8.10 time permitting)

Lectures

lecture notes (please login)

Evaluation

Grades and Grading

Laboratory

Lab information